Indian Institute of Technology Guwahati, Deptt. of Comp. Sc. & Engg. Time: 50 minutes, Marks: 20 Date: 16th Oct 2019 CS221 (Digital Design) Quiz B1,

Roll No: May be diffint Solution only Name: Model

Write answer in the space provided. Draw diagram for F\$M if asked. But no need to draw diagram of circuit instead write the "FINAL Boolean Functions" for the implementation.

Q1: [1+1+2+2 Marks] A BC flip-flop has four operations, no change, clear to 0, set to 1 and complement, when inputs B and C are 00, 01, 10 and 11 respectively. (a) Derive the characteristics equation for this BC Flip flop (b) Show how this BC flip-flop can be converted to a D-flip flop, (c) Draw FSM diagram for this flip flop. (d) How can you design this BC flip-flop given a D flip flop.

| Draw FSM diagram for this flip flop, (d) flow can you design this BC to                                                                                                                           | th-trob Startt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B C  Qf<br>D O Q  Q= BCQ+BCQ+BCQ  Set C=0 <br>D=B=C <br>D=B=C <br>D=B=C <br>D=B=C <br>Well result<br>= DCQ+BCQ+BCQ+BCQ <br>= (B+B)CQ+BQ(C+C) = DQ+DQ<br>= CQ+BQ=BQ+CQ   = D(Q+Q)<br>Same as JK FF | 00 0 0, 1<br>0, 1 1, 1<br>0, 1 2, 1<br>0, 1 2 |
| on so a series of the series of the DIPO register, write output (in bit                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



Q2: [2 Marks] Given the input wave form to a 3 bit PIPO register, write output (in binary) for both clock cycles. No partial marks will be awarded.



Q3: [4 marks] Design and implement a 3 bit grey code synchronous counter using D-FFs. The gray code sequence for 3 bit counter is as follows: 000, 001, 011, 010, 110, 111, 101 and 100.



$$F_1 = Zm(2,5,6,7) = B\bar{c} + AC$$
 $F_2 = Zm(1,2,3,6) = B\bar{c} + AB$ 
 $F_3 = Zm(0,1,6,7) = AB + AB$ 

Morry Cologer

Q4: [2+2+2 Marks] Design a FSM (preferably Moore FSM) to generate the following 3 wave pulse trains given a simple alternating clock C as input. Implement that FSM controller using D-FFs. Write (a) the output functions in-terms of input and current states and also (b) write next state functions interms of input and current state.

Moore FSM

110

Z1: 00101000 00101000 00101000.... Z2: 11011011 11011011 11011011....

Z3: 00110111 00110111 00110111....



Q5: [2 Marks] Re-implement FSM of Question 4 design using concepts from Question 3 (Gray code). And write the observations between previous implementation and current implementation.

